20#ifndef STM32F4xx_HAL_I2S_H
21#define STM32F4xx_HAL_I2S_H
125#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
139#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
145 HAL_I2S_TX_COMPLETE_CB_ID = 0x00U,
146 HAL_I2S_RX_COMPLETE_CB_ID = 0x01U,
147 HAL_I2S_TX_RX_COMPLETE_CB_ID = 0x02U,
148 HAL_I2S_TX_HALF_COMPLETE_CB_ID = 0x03U,
149 HAL_I2S_RX_HALF_COMPLETE_CB_ID = 0x04U,
150 HAL_I2S_TX_RX_HALF_COMPLETE_CB_ID = 0x05U,
151 HAL_I2S_ERROR_CB_ID = 0x06U,
152 HAL_I2S_MSPINIT_CB_ID = 0x07U,
153 HAL_I2S_MSPDEINIT_CB_ID = 0x08U
155} HAL_I2S_CallbackIDTypeDef;
174#define HAL_I2S_ERROR_NONE (0x00000000U)
175#define HAL_I2S_ERROR_TIMEOUT (0x00000001U)
176#define HAL_I2S_ERROR_OVR (0x00000002U)
177#define HAL_I2S_ERROR_UDR (0x00000004U)
178#define HAL_I2S_ERROR_DMA (0x00000008U)
179#define HAL_I2S_ERROR_PRESCALER (0x00000010U)
180#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
181#define HAL_I2S_ERROR_INVALID_CALLBACK (0x00000020U)
183#define HAL_I2S_ERROR_BUSY_LINE_RX (0x00000040U)
191#define I2S_MODE_SLAVE_TX (0x00000000U)
192#define I2S_MODE_SLAVE_RX (SPI_I2SCFGR_I2SCFG_0)
193#define I2S_MODE_MASTER_TX (SPI_I2SCFGR_I2SCFG_1)
194#define I2S_MODE_MASTER_RX ((SPI_I2SCFGR_I2SCFG_0 | SPI_I2SCFGR_I2SCFG_1))
202#define I2S_STANDARD_PHILIPS (0x00000000U)
203#define I2S_STANDARD_MSB (SPI_I2SCFGR_I2SSTD_0)
204#define I2S_STANDARD_LSB (SPI_I2SCFGR_I2SSTD_1)
205#define I2S_STANDARD_PCM_SHORT ((SPI_I2SCFGR_I2SSTD_0 | SPI_I2SCFGR_I2SSTD_1))
206#define I2S_STANDARD_PCM_LONG ((SPI_I2SCFGR_I2SSTD_0 | SPI_I2SCFGR_I2SSTD_1 | SPI_I2SCFGR_PCMSYNC))
214#define I2S_DATAFORMAT_16B (0x00000000U)
215#define I2S_DATAFORMAT_16B_EXTENDED (SPI_I2SCFGR_CHLEN)
216#define I2S_DATAFORMAT_24B ((SPI_I2SCFGR_CHLEN | SPI_I2SCFGR_DATLEN_0))
217#define I2S_DATAFORMAT_32B ((SPI_I2SCFGR_CHLEN | SPI_I2SCFGR_DATLEN_1))
225#define I2S_MCLKOUTPUT_ENABLE (SPI_I2SPR_MCKOE)
226#define I2S_MCLKOUTPUT_DISABLE (0x00000000U)
234#define I2S_AUDIOFREQ_192K (192000U)
235#define I2S_AUDIOFREQ_96K (96000U)
236#define I2S_AUDIOFREQ_48K (48000U)
237#define I2S_AUDIOFREQ_44K (44100U)
238#define I2S_AUDIOFREQ_32K (32000U)
239#define I2S_AUDIOFREQ_22K (22050U)
240#define I2S_AUDIOFREQ_16K (16000U)
241#define I2S_AUDIOFREQ_11K (11025U)
242#define I2S_AUDIOFREQ_8K (8000U)
243#define I2S_AUDIOFREQ_DEFAULT (2U)
251#define I2S_FULLDUPLEXMODE_DISABLE (0x00000000U)
252#define I2S_FULLDUPLEXMODE_ENABLE (0x00000001U)
260#define I2S_CPOL_LOW (0x00000000U)
261#define I2S_CPOL_HIGH (SPI_I2SCFGR_CKPOL)
269#define I2S_IT_TXE SPI_CR2_TXEIE
270#define I2S_IT_RXNE SPI_CR2_RXNEIE
271#define I2S_IT_ERR SPI_CR2_ERRIE
279#define I2S_FLAG_TXE SPI_SR_TXE
280#define I2S_FLAG_RXNE SPI_SR_RXNE
282#define I2S_FLAG_UDR SPI_SR_UDR
283#define I2S_FLAG_OVR SPI_SR_OVR
284#define I2S_FLAG_FRE SPI_SR_FRE
286#define I2S_FLAG_CHSIDE SPI_SR_CHSIDE
287#define I2S_FLAG_BSY SPI_SR_BSY
289#define I2S_FLAG_MASK (SPI_SR_RXNE\
290 | SPI_SR_TXE | SPI_SR_UDR | SPI_SR_OVR | SPI_SR_FRE | SPI_SR_CHSIDE | SPI_SR_BSY)
298#if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) || defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F401xC) || defined(STM32F401xE) || defined(STM32F411xE) || defined(STM32F469xx) || defined(STM32F479xx)
299#define I2S_CLOCK_PLL (0x00000000U)
300#define I2S_CLOCK_EXTERNAL (0x00000001U)
304#if defined(STM32F446xx) || defined(STM32F412Zx) || defined(STM32F412Vx) || defined(STM32F412Rx) || defined(STM32F412Cx) || defined(STM32F413xx) || defined(STM32F423xx)
305#define I2S_CLOCK_PLL (0x00000000U)
306#define I2S_CLOCK_EXTERNAL (0x00000001U)
307#define I2S_CLOCK_PLLR (0x00000002U)
308#define I2S_CLOCK_PLLSRC (0x00000003U)
311#if defined(STM32F410Tx) || defined(STM32F410Cx) || defined(STM32F410Rx)
312#define I2S_CLOCK_PLLSRC (0x00000000U)
313#define I2S_CLOCK_EXTERNAL (0x00000001U)
314#define I2S_CLOCK_PLLR (0x00000002U)
333#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
334#define __HAL_I2S_RESET_HANDLE_STATE(__HANDLE__) do{ \
335 (__HANDLE__)->State = HAL_I2S_STATE_RESET; \
336 (__HANDLE__)->MspInitCallback = NULL; \
337 (__HANDLE__)->MspDeInitCallback = NULL; \
340#define __HAL_I2S_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_I2S_STATE_RESET)
347#define __HAL_I2S_ENABLE(__HANDLE__) (SET_BIT((__HANDLE__)->Instance->I2SCFGR, SPI_I2SCFGR_I2SE))
353#define __HAL_I2S_DISABLE(__HANDLE__) (CLEAR_BIT((__HANDLE__)->Instance->I2SCFGR, SPI_I2SCFGR_I2SE))
364#define __HAL_I2S_ENABLE_IT(__HANDLE__, __INTERRUPT__) (SET_BIT((__HANDLE__)->Instance->CR2,(__INTERRUPT__)))
375#define __HAL_I2S_DISABLE_IT(__HANDLE__, __INTERRUPT__) (CLEAR_BIT((__HANDLE__)->Instance->CR2,(__INTERRUPT__)))
387#define __HAL_I2S_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->CR2\
388 & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
403#define __HAL_I2S_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->SR) & (__FLAG__)) == (__FLAG__))
409#define __HAL_I2S_CLEAR_OVRFLAG(__HANDLE__) do{ \
410 __IO uint32_t tmpreg_ovr = 0x00U; \
411 tmpreg_ovr = (__HANDLE__)->Instance->DR; \
412 tmpreg_ovr = (__HANDLE__)->Instance->SR; \
413 UNUSED(tmpreg_ovr); \
419#define __HAL_I2S_CLEAR_UDRFLAG(__HANDLE__) do{\
420 __IO uint32_t tmpreg_udr = 0x00U;\
421 tmpreg_udr = ((__HANDLE__)->Instance->SR);\
422 UNUSED(tmpreg_udr); \
428#define __HAL_I2S_FLUSH_RX_DR(__HANDLE__) do{\
429 __IO uint32_t tmpreg_dr = 0x00U;\
430 tmpreg_dr = ((__HANDLE__)->Instance->DR);\
455#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
457 pI2S_CallbackTypeDef pCallback);
529#define I2S_CHECK_FLAG(__SR__, __FLAG__) ((((__SR__)\
530 & ((__FLAG__) & I2S_FLAG_MASK)) == ((__FLAG__) & I2S_FLAG_MASK)) ? SET : RESET)
541#define I2S_CHECK_IT_SOURCE(__CR2__, __INTERRUPT__) ((((__CR2__)\
542 & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
549#define IS_I2S_MODE(__MODE__) (((__MODE__) == I2S_MODE_SLAVE_TX) || \
550 ((__MODE__) == I2S_MODE_SLAVE_RX) || \
551 ((__MODE__) == I2S_MODE_MASTER_TX) || \
552 ((__MODE__) == I2S_MODE_MASTER_RX))
554#define IS_I2S_STANDARD(__STANDARD__) (((__STANDARD__) == I2S_STANDARD_PHILIPS) || \
555 ((__STANDARD__) == I2S_STANDARD_MSB) || \
556 ((__STANDARD__) == I2S_STANDARD_LSB) || \
557 ((__STANDARD__) == I2S_STANDARD_PCM_SHORT) || \
558 ((__STANDARD__) == I2S_STANDARD_PCM_LONG))
560#define IS_I2S_DATA_FORMAT(__FORMAT__) (((__FORMAT__) == I2S_DATAFORMAT_16B) || \
561 ((__FORMAT__) == I2S_DATAFORMAT_16B_EXTENDED) || \
562 ((__FORMAT__) == I2S_DATAFORMAT_24B) || \
563 ((__FORMAT__) == I2S_DATAFORMAT_32B))
565#define IS_I2S_MCLK_OUTPUT(__OUTPUT__) (((__OUTPUT__) == I2S_MCLKOUTPUT_ENABLE) || \
566 ((__OUTPUT__) == I2S_MCLKOUTPUT_DISABLE))
568#define IS_I2S_AUDIO_FREQ(__FREQ__) ((((__FREQ__) >= I2S_AUDIOFREQ_8K) && \
569 ((__FREQ__) <= I2S_AUDIOFREQ_192K)) || \
570 ((__FREQ__) == I2S_AUDIOFREQ_DEFAULT))
572#define IS_I2S_FULLDUPLEX_MODE(MODE) (((MODE) == I2S_FULLDUPLEXMODE_DISABLE) || \
573 ((MODE) == I2S_FULLDUPLEXMODE_ENABLE))
580#define IS_I2S_CPOL(__CPOL__) (((__CPOL__) == I2S_CPOL_LOW) || \
581 ((__CPOL__) == I2S_CPOL_HIGH))
583#if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) || defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F401xC) || defined(STM32F401xE) || defined(STM32F411xE) || defined(STM32F469xx) || defined(STM32F479xx)
584#define IS_I2S_CLOCKSOURCE(CLOCK) (((CLOCK) == I2S_CLOCK_EXTERNAL) ||\
585 ((CLOCK) == I2S_CLOCK_PLL))
589#if defined(STM32F446xx) || defined(STM32F412Zx) || defined(STM32F412Vx) || defined(STM32F412Rx) || defined(STM32F412Cx) || defined (STM32F413xx) || defined(STM32F423xx)
590#define IS_I2S_CLOCKSOURCE(CLOCK) (((CLOCK) == I2S_CLOCK_EXTERNAL) ||\
591 ((CLOCK) == I2S_CLOCK_PLL) ||\
592 ((CLOCK) == I2S_CLOCK_PLLSRC) ||\
593 ((CLOCK) == I2S_CLOCK_PLLR))
596#if defined(STM32F410Tx) || defined(STM32F410Cx) || defined(STM32F410Rx)
597#define IS_I2S_CLOCKSOURCE(CLOCK) (((CLOCK) == I2S_CLOCK_EXTERNAL) ||\
598 ((CLOCK) == I2S_CLOCK_PLLSRC) ||\
599 ((CLOCK) == I2S_CLOCK_PLLR))
void HAL_I2S_MspInit(I2S_HandleTypeDef *hi2s)
I2S MSP Init.
void HAL_I2S_MspDeInit(I2S_HandleTypeDef *hi2s)
I2S MSP DeInit.
HAL_StatusTypeDef HAL_I2S_Init(I2S_HandleTypeDef *hi2s)
Initializes the I2S according to the specified parameters in the I2S_InitTypeDef and create the assoc...
HAL_StatusTypeDef HAL_I2S_DeInit(I2S_HandleTypeDef *hi2s)
DeInitializes the I2S peripheral.
HAL_StatusTypeDef HAL_I2S_Receive_IT(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size)
Receive an amount of data in non-blocking mode with Interrupt.
HAL_StatusTypeDef HAL_I2S_DMAPause(I2S_HandleTypeDef *hi2s)
Pauses the audio DMA Stream/Channel playing from the Media.
HAL_StatusTypeDef HAL_I2S_Receive(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size, uint32_t Timeout)
Receive an amount of data in blocking mode.
HAL_StatusTypeDef HAL_I2S_Transmit_IT(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size)
Transmit an amount of data in non-blocking mode with Interrupt.
void HAL_I2S_TxHalfCpltCallback(I2S_HandleTypeDef *hi2s)
Tx Transfer Half completed callbacks.
void HAL_I2S_RxCpltCallback(I2S_HandleTypeDef *hi2s)
Rx Transfer completed callbacks.
HAL_StatusTypeDef HAL_I2S_Transmit_DMA(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size)
Transmit an amount of data in non-blocking mode with DMA.
void HAL_I2S_TxCpltCallback(I2S_HandleTypeDef *hi2s)
Tx Transfer completed callbacks.
HAL_StatusTypeDef HAL_I2S_DMAResume(I2S_HandleTypeDef *hi2s)
Resumes the audio DMA Stream/Channel playing from the Media.
void HAL_I2S_ErrorCallback(I2S_HandleTypeDef *hi2s)
I2S error callbacks.
HAL_StatusTypeDef HAL_I2S_Receive_DMA(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size)
Receive an amount of data in non-blocking mode with DMA.
void HAL_I2S_RxHalfCpltCallback(I2S_HandleTypeDef *hi2s)
Rx Transfer half completed callbacks.
HAL_StatusTypeDef HAL_I2S_Transmit(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size, uint32_t Timeout)
Transmit an amount of data in blocking mode.
void HAL_I2S_IRQHandler(I2S_HandleTypeDef *hi2s)
This function handles I2S interrupt request.
HAL_StatusTypeDef HAL_I2S_DMAStop(I2S_HandleTypeDef *hi2s)
Stops the audio DMA Stream/Channel playing from the Media.
uint32_t HAL_I2S_GetError(I2S_HandleTypeDef *hi2s)
Return the I2S error code.
HAL_I2S_StateTypeDef HAL_I2S_GetState(I2S_HandleTypeDef *hi2s)
Return the I2S state.
HAL_I2S_StateTypeDef
HAL State structures definition.
struct __I2S_HandleTypeDef I2S_HandleTypeDef
I2S handle Structure definition.
@ HAL_I2S_STATE_BUSY_TX_RX
This file contains HAL common defines, enumeration, macros and structures definitions.
HAL_StatusTypeDef
HAL Status structures definition
HAL_LockTypeDef
HAL Lock structures definition
Header file of I2S HAL module.
I2S Init structure definition.
DMA handle Structure definition.
I2S handle Structure definition.
__IO uint16_t RxXferCount
DMA_HandleTypeDef * hdmarx
__IO uint16_t TxXferCount
DMA_HandleTypeDef * hdmatx
__IO HAL_LockTypeDef Lock
void(* IrqHandlerISR)(struct __I2S_HandleTypeDef *hi2s)
__IO HAL_I2S_StateTypeDef State